# **Technical Information Manual**

16 March 2009 Revision n. 10

### **MOD. V1720**

*8 CHANNEL 12 BIT 250 MS/S DIGITIZER* **MANUAL REV.10**

**NPO: 00103/05:V1720x.MUTx/10**  CAEN will repair or replace any product within the guarantee period if the Guarantor declares that the product is defective due to workmanship or materials and has not been caused by mishandling, negligence on behalf of the User, accident or any abnormal conditions or operations.

**CAEN declines all responsibility for damages or injuries caused by an improper use of the Modules due to negligence on behalf of the User. It is strongly recommended to read thoroughly the CAEN User's Manual before any kind of operation.** 

# $\mathsf{C}\in$

*CAEN reserves the right to change partially or entirely the contents of this Manual at any time and without giving any notice.* 

### **Disposal of the Product**

*The product must never be dumped in the Municipal Waste. Please check your local regulations for disposal of electronics products.* 





Title: Mod. V1720 8 Channel 12bit - 250MS/s Digitizer **Revision date:** 16/03/2009

**Revision:** 10

### **TABLE OF CONTENTS**









Title: Mod. V1720 8 Channel 12bit - 250MS/s Digitizer **Revision date:**<br>16/03/2009 **Revision:**  $\overline{10}$ 





Title: Mod. V1720 8 Channel 12bit - 250MS/s Digitizer **Revision date:**  $16/03/2009$ 

**Revision:** 10



### **LIST OF FIGURES**







### *LIST OF TABLES*





## **1. General description**

### **1.1. Overview**

The Mod. V1720 is a 1-unit wide VME 6U module housing a 8 Channel 12 bit 250MS/s Flash ADC Waveform Digitizer with threshold Auto-Trigger capabilities. The boards are available with different input range, memory and connector configuration, as summarised by the following table:

| <b>Model</b>   | Input type          | <b>Sampling frequency</b> | <b>SRAM Memory</b> | <b>Form factor</b> |
|----------------|---------------------|---------------------------|--------------------|--------------------|
| V1720          | Single ended        | 250MS/s                   | 1.25 Msamples / ch | 6U-VME64           |
| V1720B         | Single ended        | 250MS/s                   | 10 Msamples / ch   | 6U-VME64           |
| V1720C         | Differential        | 250MS/s                   | 1.25 Msamples / ch | 6U-VME64           |
| V1720D         | <b>Differential</b> | 250MS/s                   | 10 Msamples / ch   | 6U-VME64           |
| VX1720         | Single ended        | 250MS/s                   | 1.25 Msamples / ch | 6U-VME64X          |
| <b>VX1720B</b> | Single ended        | 250MS/s                   | 10 Msamples / ch   | 6U-VME64X          |
| <b>VX1720C</b> | <b>Differential</b> | 250MS/s                   | 1.25 Msamples / ch | 6U-VME64X          |
| <b>VX1720D</b> | <b>Differential</b> | 250MS/s                   | 10 Msamples / ch   | 6U-VME64X          |

**Table 1.1: Mod. V1720 versions** 

Reported Memory values can be achieved by enabling the Pack2.5 option, which allows to write "two and a half" samples in a 32 bit longword (see § 3.3.4).

The DC offset of the signal can be adjusted channel per channel by means of a programmable 16bit DAC.

The board features a front panel clock/reference In/Out and a PLL for clock synthesis from internal/external references. This allows multi board phase synchronizations to an external clock source or to a V1720 clock master board.

The data stream is continuously written in a circular memory buffer; when the trigger occurs the FPGA writes further N samples for the post trigger and freezes the buffer that then can be read either via VME or via Optical Link; the acquisition can continue without dead-time in a new buffer. Each channel has a SRAM memory, divided in buffers of programmable size.

VME and Optical Link accesses take place on independent paths and are handled by the on-board controller, therefore when accessed through Optical Link the board can be operated outside the VME Crate (see § 2.1).

The trigger signal can be provided via the front panel input as well as via the VMEbus, but it can also be generated internally, as soon as a programmable voltage threshold is reached. The individual Auto-Trigger of one channel can be propagated to the other channels and onto the front panel Trigger Output.

The VME interface is VME64X compliant and the data readout can be performed in Single Data Transfer (D32), 32/64 bit Block Transfer (BLT/MBLT), 2eVME, 2eSST and 32/64 bit Chained Block Transfer (CBLT).



The board houses a daisy chainable Optical Link able to transfer data at 80 MB/s, thus it is possible to connect up to eight V1720 (64 ADC channels) to a single Optical Link Controller (Mod. A2818, see Accessories/Controller).

The V1720 can be controlled and readout through the Optical Link in parallel to the VME interface.

### **1.2. Block Diagram**



#### **Fig. 1.1: Mod. V1720 Block Diagram**

The function of each block will be explained in detail in the subsequent sections.



## **2. Technical specifications**

### **2.1. Packaging and Compliancy**

#### *2.1.1. Supported VME Crates*

The module is housed in a 6U-high, 1U-wide VME unit. The board hosts the VME P1, and P2 connectors and fits into both VME/VME64 standard and V430 backplanes. VX1720 versions fit VME64X compliant crates.

### *2.1.2. Stand Alone operation*

When accessed through Optical Link (see § 3.13) the board can be operated outside the VME Crate. It is up to the User to provide the required power supplies (see § 2.2) and adequate cooling ventilation.

### **2.2. Power requirements**

The power requirements of the module are as follows:



#### **Table 2.1: Mod. V1720 power requirements**



### **2.3. Front Panel**



**Fig. 2.1: Mod. V1720 front panel** 



### **2.4. External connectors**

#### *2.4.1. ANALOG INPUT connectors*



**Fig. 2.2: MCX connector**

**Single ended version** (see options in § 1.1): *Function*: Analog input, single ended, input dynamics: 2Vpp Zin=50Ω *Mechanical specifications*: MCX connector (CS 85MCX-50-0-16 SUHNER)





**Differential version** (see options in § 1.1):

*Function*: Analog input, differential, input dynamics: 2.25Vpp Zin=100Ω or 10Vpp Zin=1KΩ *Mechanical specifications*: AMP 3-102203-4 AMP MODUII

### *2.4.2. CONTROL connectors*

*Function:* 

- TRG OUT: Local trigger output (NIM/TTL, on Rt =  $50\Omega$ )
- TRG IN: External trigger input (NIM/TTL, Zin= 50Ω)
- SYNC/SAMPLE/START: Sample front panel input (NIM/TTL, Zin=50Ω)
- MON/Σ: DAC output 1Vpp on Rt=50Ω

*Mechanical specifications*: 00-type LEMO connectors



### *2.4.3. ADC REFERENCE CLOCK connectors*



**Fig. 2.4: AMP CLK IN/OUT Connector** 

#### *Function:*

CLK IN: External clock/Reference input, AC coupled (diff. LVDS, ECL, PECL, LVPECL, CML), Zdiff= 110Ω. *Mechanical specifications:*  AMP 3-102203-4 connector *Function:* CLOCK OUT: Clock output, DC coupled (diff. LVDS), Zdiff= 110Ω. *Mechanical specifications:*  AMP 3-102203-4 AMP MODUII

#### *2.4.4. Digital I/O connectors*



**Fig. 2.5: Programmable IN/OUT Connector** 

*Function:* N.16 programmable differential LVDS I/O signals, Zdiff\_in= 110 Ohm. Four Indipendent signal group 0÷3, 4÷7, 8÷11, 12÷15, In / Out direction control; see also § 3.6. *Mechanical specifications:* 3M-7634-5002- 34 pin Header Connector



#### *2.4.5. Optical LINK connector*



**Fig. 2.6: LC Optical Connector** 

*Mechanical specifications:* 

LC type connector; to be used with Multimode 62.5/125µm cable with LC connectors on both sides

*Electrical specifications:* 

Optical link for data readout and slow control with transfer rate up to 80MB/s; daisy chainable.

### **2.5. Other front panel components**

#### *2.5.1. Displays*

The front panel hosts the following LEDs:





### **2.6. Internal components**





Function: it allows to select whether the "Standard" (STD) or the "Back up" (BKP) firmware must be loaded at power on; (default position: STD).



**Fig. 2.7: Rotary and dip switches location** 



### **2.7. Technical specifications table**





l

<sup>&</sup>lt;sup>1</sup> Available with Piggy Back Rev. 0.5 and Firmware Rev. 0.5



# **3. Functional description**

### **3.1. Analog Input**

The module is available either with single ended (on MCX connector) or, on request, differential (on Tyco MODU II 3-pin connector) input channels.

#### *3.1.1. Single ended input*

Input dynamics is 2V (Zin= 50  $\Omega$ ). A 16bit DAC allows to add a DC offset to the signal in the ±1 V range.

The input bandwidth ranges from DC to 250 MHz (with  $1<sup>st</sup>$  order anti-aliasing low pass filter).



**Fig. 3.1: Single ended input diagram** 

### *3.1.2. Differential input*

Input dynamics is 2Vpp (Zin= 50  $\Omega$ ).

The input bandwidth ranges from DC to 250 MHz (with  $1<sup>st</sup>$  order anti-aliasing low pass filter).



**Fig. 3.2: Differential input diagram** 





### **3.2. Clock Distribution**

**Fig. 3.3: Clock distribution diagram** 

The module clock distribution takes place on two domains: OSC-CLK and REF-CLK; the former is a fixed 50MHz clock provided by an on board oscillator, the latter provides the ADC sampling clock.

OSC-CLK handles both VME and Local Bus (communication between motherboard and mezzanine boards; see red traces in the figure above).

REF-CLK handles ADC sampling, trigger logic, acquisition logic (samples storage into RAM, buffer freezing on trigger) through a clock chain. Such domain can use either an external (via front panel signal) or an internal (via local oscillator) source (selection is performed via dip switch SW1, see § 2.6); in the latter case OSC-CLK and REF-CLK will be synchronous (the operation mode remains the same anyway).

REF-CLK is processed by AD9510 device, which delivers 6 clock out signals; 4 signals are sent to ADCs, one to the trigger logic and one to drive CLK-OUT output (refer to AD9510 data sheet for more details:

http://www.analog.com/UploadedFiles/Data\_Sheets/AD9510.pdf ); two operating modes are foreseen: *Direct Drive Mode* and *PLL Mode*

#### *3.2.1. Direct Drive Mode*

The aim of this mode is to drive externally the ADCs' Sampling Clock; generally this is necessary when the required sampling frequency is not a VCXO frequency submultiple. The only requirement over the SAMP-CLK is to remain within the ADCs' range.



### *3.2.2. PLL Mode*

The AD9510 features an internal Phase Detector which allows to couple REF-CLK with VCXO (1 GHz frequency); for this purpose it is necessary that REF-CLK is a submultiple of 1 GHz.

AD9510 default setting foresees the board internal clock (50MHz) as clock source of REF-CLK.

This configuration leads to *Ndiv* = 100, *Rdiv* = 5, thus obtaining 10MHz at the Phase Detector input and CLK-INT = 1GHz.

The required 250 MHz Sampling Clock is obtained by processing CLK-INT through Sdiv dividers.

When an external clock source is used, if it has 50MHz frequency, then AD9510 programming is not necessary, otherwise Ndiv and Rdiv have to be modified in order to achieve PLL lock.

A REF-CLK frequency stability better than 100ppm is mandatory.

### *3.2.3. Trigger Clock*

TRG-CLK signal has a frequency equal to ½ of SAMP-CLK; therefore a 2 samples "uncertainty" occurs over the acquisition window.

### *3.2.4. Output Clock*

Front panel Clock Output is User programmable. Odiv and Odel parameters allows to obtain a signal with the desired frequency and phase shift (in order to recover cable line delay) and therefore to synchronise daisy chained boards. CLK-OUT default setting is OFF, it is necessary to enable the AD9510 output buffer to enable it.

### *3.2.5. AD9510 programming*

CAEN has developed a software tool which allows to handle easily the clock parameters: CAENPLLConfig is a software tool which allows the PLL management, whenever the module is controlled through a CAEN VME Controller

(see http://www.caen.it/nuclear/function1.php?fun=vmecnt ).

The tool is developed through open source classes wxWidgets v.2.6.3 (see http://www.wxwidgets.org/ )

and requires the CAENVMETool API's to be installed

(they can be downloaded at http://www.caen.it/nuclear/lista-sw.php?mod=V1718 with the *SW package for CAEN VME Bridges & Slave Boards*).

CAENPLLConfig is available at: http://www.caen.it/nuclear/lista-sw.php?mod=V1720

And must be simply run on the PC connected to the used CAEN VME Controller The User has to select the **board type** and **base address** (in the ADC BOARD field), then the used mode (**PLL** or **Direct Feed/BYPASS** in the INPUT field); see figure below:







#### *3.2.6.* **PLL** *programming*

In PLL mode the User has to enter the divider for input clock frequency (**input clock divider** field in CAENPLLConfig Main menu); since the VCXO frequency is 1GHz, in order to use, for example, a 50MHz ExtClk, the divider to be entered is 20.

Then it is necessary to set the parameters for sampling clock and CLK\_OUT (**enable**, **divide ratio** and **phase shift/delay** in **Output Clock** field of CAENPLLConfig Main menu); the tool refuses wrong settings for such parameters.

### *3.2.7.* **Direct Drive** *programming*

In Direct Drive/BYPASS mode, the User can directly set the input frequency (**Input Clock** field, real values are allowed). Given an input frequency, it is possible to set the parameters in order to provide the required signals.

#### *3.2.8. Configuration file*

Once all parameters are set, the tool allows to save the configuration file which includes all the AD9510 device settings (**SAVE** button in the upper toolbar of CAENPLLConfig Main menu). It is also possible to browse and load into the AD9510 device a pre existing configuration file (**OPEN** button in the upper toolbar of CAENPLLConfig Main menu). For this purpose it is not necessary the board power cycle.



### *3.2.9. Multiboard synchronisation*

In order to allow several V1720s to work synchronously (same sampling clock for all channels) it is necessary to use the external clock. For such purpose, two solutions are possible

- a daisy chain where the clock is propagated from one board to another, with the first board used as a "clock master" (whose source could be either the internal clock or an external reference managed by the User),
- a tree structure, with an equalized clock distributor (fan-out unit with "low skew" outputs and constant cables length).

In both cases, the goal is to have all REF-CLK signals with the same phase. Since the PLL aligns the phase of VCXO output signal to REF-CLK, the result of synchronization is that all V1720s have the 1GHz VCXO output signals perfectly aligned in phase.

However, despite the V1720s having all the same 1GHz reference, it is not guaranteed that the sampling clock is in its turn aligned. In fact the use of clock dividers to produce the sampling clock, may lead such signals to have different phases, as shown in the following picture, where two 250MHz (divider = 4, see  $\S$  3.2.5) are obtained from a 1GHz VCXO output.



**Fig. 3.5: Sampling clock phase shift** 

In order to keep all dividers outputs aligned, the AD9510 is provided with a SYNCB input (see § 3.2); all dividers are put in phase on a SYNCB edge. This is done automatically within a board at any board reset, therefore it is guaranteed that one board has the same sampling clock for all channels. However if it is necessary to synchronize sampling clock on more V1720s, then SYNCB signals have to be synchronized in their turn as well.

On modules with printed board Rev.2 (or greater), synchronization is achieved by piloting SYNCB through a D-Edge Triggered Flip Flop receiving EXT CLK as clock input.

In this way it is ensured that the SYNCBs of all modules have the same phase. On modules with printed board Rev.1, however, the synchronization SYNCB can be obtained through the S-IN signal. In fact on S-IN leading edge, when the board is properly programmed (see § 3.3.1), the ROC FPGA sends a pulse on SYNCB. In order to avoid "uncertainty", it is necessary that S-IN is sent to all the modules in phase with EXT-CLK: this will allow all V1720s to receive it with the same clock period.

After the synchronization of sampling clock signals, the modules will be also in phase with each other and all samples will be written into memory all at the same time.

However, in order to ensure that the windows of acquisition related to the external trigger signal are also perfectly aligned, it is also necessary that the TRG-IN signal is sent to all modules synchronously with EXT-CLK and in accordance with the setup time related to its leading edge.

In fact, if EXT-TRG is not correlated with EXT-CLK, a board might sense the trigger in a certain period of the clock while another might sense it in the subsequent. Therefore an uncertainty of 1 EXT-CLK period would occur (and then 1 SAMP-CLK hit) on the position of the acquired stored buffer with respect to the trigger arrival time.

The distribution of trigger can be simplified through the use of a daisy-chain: the external trigger signal is sent to the first board in the chain, and this, in coincidence with the TRG-IN received, gets triggered and generates a TRG-OUT which is in turn fed to the



adjacent board TRG-IN and so on. There is a fixed latency of few clock hits between TRG-IN and TRG-OUT, the value of this latency depends on the loaded firmware version; this latency, which spreads from board to board, can be easily rejected by acting on the value of the Post Trigger (see § 3.3) in order to have acquisition windows of all modules perfectly aligned.

If the external trigger entering the first board is asynchronous, then a one sample uncertainty occurs, as described above; when this uncertainty is resolved on the first board, all the other ones will be aligned to it. If a precise temporal relationship between trigger and samples is required (such as repeated acquisitions where a jitter on the position of the signal in the acquisition window is a major issue), it is suggested to use one input channel (among all the V1720s in the chain) to sample the trigger signal itself: this will allow to reconstruct off-line the trigger edge position in the acquisition window, with a resolution smaller than the sampling period (through interpolation).

### **3.3. Acquisition Modes**

#### *3.3.1. Acquisition run/stop*

The acquisition can be started in two ways, according to Acquisition Control register Bits [1:0] setting (see § 4.18):

- setting the RUN/STOP bit (bit[2]) in the Acquisition Control register (bits [1:0] of Acquisition Control must be set to REGISTER-CONTROLLED RUN MODE or S-IN GATE MODE)
- − driving S\_IN signal high (bits [1:0] of Acquisition Control must be set to 01, S-IN CONTROLLED RUN MODE)

Subsequently acquisition is stopped either:

- resetting the RUN/STOP bit (bit[2]) in the Acquisition Control register (bits [1:0] of Acquisition Control must be set to REGISTER-CONTROLLED RUN MODE or S-IN GATE MODE)
- − driving S\_IN signal low (bits [1:0] of Acquisition Control set to 01, S-IN CONTROLLED RUN MODE)

#### *3.3.2. Data acquisition*

It is possible to use the  $S$ <sub>IN</sub> signal (see  $\S$  2.4.2) as "gate" to enable samples storage. The samples produced by the 250 MHz ADC are stored in memory only if they are validated by the S\_IN signal, otherwise they are rejected; data storage takes place by groups of 4 samples (two 32 bit long words) per time in normal operation, 5 samples per time by using Pack2.5 mode (see § 3.3.4). All the values sampled as the S-IN signal is active (high) are stored; for this purpose it is necessary to:

Set bits [1:0] of Acquisition Control register to S-IN GATE MODE

All the values sampled as the S-IN signal is active (high) are stored.





**Fig. 3.6: Data storage** 

### *3.3.3. Acquisition Triggering: Samples and Events*

When the acquisition is running, a trigger signal allows to:

- store a Trigger Time Tag (TTT): the value of a 32 bit counter which steps on with 125MHz frequency and represents a time reference
- − increment the EVENT COUNTER (see § 4.28)
- fill the active buffer with the pre/post-trigger samples, whose number is programmable (Acquisition window width, § 4.23), freezing then the buffer for readout purposes, while acquisition continues on another buffer



#### **Table 3.1: Buffer Organization**

An event is therefore composed by the trigger time tag, pre- and post-trigger samples and the event counter.

Overlap between "acquisition windows" may occur (a new trigger occurs while the board is still storing the samples related to the previous trigger); this overlap can be either rejected or accepted (programmable via VME).

If the board is programmed to accept the overlapped triggers, as the "overlapping" trigger arrives, the current active buffer is filled up, then the samples storage continues on the subsequent one.

![](_page_23_Picture_0.jpeg)

![](_page_23_Figure_3.jpeg)

**Fig. 3.7: Trigger Overlap** 

A trigger can be refused for the following causes:

- acquisition is not active
- memory is FULL and therefore there are no available buffers
- the required number of samples for building the pre-trigger of the event is not reached yet; this happens typically as the trigger occurs too early either with respect to the RUN\_ACQUISITION command (see § 3.3.1) or with respect to a buffer emptying after a MEMORY\_FULL status
- the trigger overlaps the previous one and the board is not enabled for accepting overlapped triggers

As a trigger is refused, the current buffer is not frozen and the acquisition continues writing on it. The Event Counter can be programmed in order to be either incremented or not. If this function is enabled, the Event Counter value identifies the number of the triggers sent (but the event number sequence is lost); if the function is not enabled, the Event Counter value coincides with the sequence of buffers saved and readout.

#### **3.3.3.1. Custom size events**

It is possible to make events with a number of Memory locations, which depends on Buffer Organization register setting (see § 4.15) smaller than the default value. One memory location contains two ADC samples and the maximum number of memory locations  $N_{\text{LOC}}$  is therefore half the maximum number of samples per block NS = 512K/Nblocks (640K/Nblocks when Pack2.5 mode is used).

Smaller N<sub>LOC</sub> values can be achieved by writing the number of locations N<sub>LOC</sub> into the Custom Size register (see § 4.17).

 $N_{\text{LOC}}$  = 0 means "default size events", i.e. the number of memory locations is the maximum allowed.

 $N_{\text{LOC}}$  = N1, with the constraint 0<N1< $\frac{1}{2}$ NS (0<N1<2/5NS with Pack2.5), means that one event will be made of 2⋅N1 samples (2.5⋅N1 samples with Pack2.5).

#### *3.3.4. Event structure*

An event is structured as follows:

− Header (4 32-bit words)

![](_page_24_Picture_0.jpeg)

− Data (variable size and format)

The event can be readout either via VME or Optical Link; data format is 32 bit long word, therefore each long\_word contains 4 samples.

#### **3.3.4.1. Header**

It is composed by four words, namely:

- − Size of the event (number of 32 bit long words)
- − Board ID (GEO); Bit24; data format: 0= normal format; 1= *Zero Length Encoding* data compression method enabled (*To be implemented*); 16 bit pattern, latched on the LVDS I/O as one trigger arrives (see § 4.25); Channel Mask (=1: channels participating to event; ex CH5 and CH7 participating→Ch Mask: 0xA0, this information must be used by the software to acknowledge which channel the samples are coming from)
- − Event Counter: It is the trigger counter; it can count either accepted triggers only, or all triggers (see § 4.17).
- − Trigger Time Tag: It is a 32 bit counter (31 bit count + 1 overflow bit), which is reset either as acquisition starts or via front panel Reset signal (see § 3.8), and is incremented at each sampling clock hit. It is the trigger time reference.Event structure

![](_page_25_Picture_0.jpeg)

#### **3.3.4.2. Samples**

Stored samples; data from masked channels are not read.

#### **3.3.4.3. Event format examples**

The event format is shown in the following figure (case of 8 channels enabled, with *Zero Length Encoding* disabled and enabled respectively; see § 3.3.4.1 and § 3.4.1.2): An event is structured as follows:

- − identifier (Trigger Time Tag, Event Counter)
- − samples caught in the acquisition windows

The event can be stored in the board memories (and can be readout via VME) in two ways: data format is 32 bit long word, and each long\_word may contain 2 samples (Standard mode) or "two and a half" (Pack2.5 mode), depending on Channel Configuration register setting (see § 4.12).

The event format is therefore one of the following:

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

![](_page_25_Picture_419.jpeg)

**Fig. 3.8: Event Organization (standard mode), normal format** 

![](_page_26_Picture_0.jpeg)

### 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

![](_page_26_Picture_609.jpeg)

#### **Fig. 3.9:Event Organization (Pack2.5 mode), normal format**

![](_page_26_Picture_610.jpeg)

#### **Fig. 3.10: Event Organization (standard mode), Zero Length Encoding**

![](_page_27_Picture_0.jpeg)

![](_page_27_Picture_357.jpeg)

**Fig. 3.11: Event Organization (Pack2.5 mode), Zero Length Encoding** 

![](_page_28_Picture_0.jpeg)

### **3.4. Zero suppression**

The board implements two algorithms of "Zero Suppression" and "Data Reduction"<sup>2</sup>

- Full Suppression based on the signal amplitude (ZS\_AMP),

- Zero Length Encoding (ZLE),

The algorithm to be used is selected via Control register, and its configuration takes place via two more registers (CHANNEL n ZS\_THRES and CHANNEL n ZS\_NSAMP). It must be noticed that one datum (64 bit long word) contains 4 samples (5 samples with Pack2.5 mode): therefore one datum is considered over threshold as at least one sample reaches (or exceeds) the threshold.

As a consequence, one datum is considered under threshold as all 4 samples (5 samples with Pack2.5 mode) remain smaller than the threshold.

### *3.4.1. Zero Suppression Algorithm*

### **3.4.1.1. Full Suppression based on the amplitude of the signal**

Full Suppression based on the signal amplitude allows to discard a full event if the signal does not exceed the programmed threshold for Ns subsequent data at least (Ns is programmable, see § 4.4).

It is also possible to configure the algorithm with "negative" logic: in this case the event is discarded if the signal does not remain under the programmed threshold for Ns subsequent data at least.

### **3.4.1.2. Zero Length Encoding ZLE**

Zero Length Encoding allows to transfer the event in compressed mode, discarding either the data under the threshold set by the User (positive logic) or the data over the threshold set by the User (negative logic).

With Zero Length Encoding it is also possible to set  $N_{LBK}$  (LOOK BACK), the number of data to be stored before the signal crosses the threshold and/or,  $N_{\text{I}}_{\text{FWD}}$  (LOOK FORWARD), the number of data to be stored after the signal crosses the threshold (see § 4.3).

In this case the event of each channel has a particular format which allows the construction of the acquired time interval:

- **Total size of the event (total number of transferred 32bit data words)**
- **Control word**
- [stored valid data, if control word is "good"]
- **Control word**
- [stored valid data, if control word is "good"]
- ...

The total size is the number of 32 bit data that compose the event (including the size itself).

The control word has the following format:

| <b>Bit</b> | <b>Function</b>      |
|------------|----------------------|
| $[31]$     | $0:$ skip            |
|            | l: good              |
| [20:0]     | stored/skipped words |

<sup>&</sup>lt;sup>2</sup> Available with Piggy Back Rev. 0.5 and Firmware Rev. 0.5

l

![](_page_29_Picture_0.jpeg)

If the control word type is "good", then it will be followed by as many 32bit data words as those indicated in the "stored/skipped words" field; if the control word type is "skip" then it will be followed by a "good" control world, unless the end of event is reached.

**IMPORTANT NOTE: the maximum allowed number of control words is 14; therefore the ZLE is active within the event until the 14th transition between a "good" and a "skip" zone (or between a "skip" and a "good" zone). All the subsequent samples are considered "good" and stored.**

#### *3.4.2. Zero Suppression Examples*

If the input signal is the following  $(N_1, N_2, N_n, N_{LBK}, N_{LFWD})$  are 64bit longwords = 4 samples each<sup>3</sup>):

![](_page_29_Figure_8.jpeg)

**Fig. 3.12: Zero Suppression example** 

If the algorithm works in positive logic, and  $N_{LBK} < N_1$ ;  $N_{LFWD} < N_5$ ;  $N_{LBK}$  +  $N_{LFWD}$  <  $N_3$ ;

![](_page_29_Figure_11.jpeg)

Fig. 3.13: Example with positive logic and non-overlapping N<sub>LBK</sub> / N<sub>LFWD</sub> then the readout event is:

l

<sup>&</sup>lt;sup>3</sup> 5 samples each with Pack2.5 mode

![](_page_30_Picture_0.jpeg)

![](_page_30_Picture_210.jpeg)

 $N'_2$  +  $N'_4$  + 5 (control words) + 1 (size) Skip  $N'_1 = 2(N_1 - N_{LBK})$ Good  $N'_2 = 2(N_{LBK} + N_2 + N_{LFWD})$ ... N'<sub>2</sub> words with samples over threshold Skip  $N'_3$  = 2( $N_3$  -  $N_{LFWD}$  -  $N_{LBK}$ ) Good  $N'_4$  = 2( $N_{LBK}$  +  $N_4$  +  $N_{LFWD}$ ) ... N'<sub>4</sub> words with samples over threshold Skip  $N'_5 = 2(N_5 - N_{LFWD})$ 

If the algorithm works in negative logic, and  $N_{LBK}$  +  $N_{LFWD}$  <  $N_2$ ;  $N_{LBK}$  +  $N_{LFWD}$  <  $N_4$ ;

![](_page_30_Figure_5.jpeg)

Fig. 3.14: Example with negative logic and non-overlapping N<sub>LBK</sub> / N<sub>LFWD</sub>

then the readout event is:  $N'_1$  +  $N'_3$  +  $N'_5$  + 5 (control words) + 1 (size) Good  $N'_1 = 2(N_1 + N_{LFWD})$  $...$  N'<sub>1</sub> words with samples under threshold Skip  $N'_2=2(N_2 - N_{LFWD} - N_{LBK})$ Good  $N'_3 = 2(N_{LBK} + N_3 + N_{LFWD})$  $\ldots$  N'<sub>3</sub> words with samples under threshold Skip  $N'_{4}=2(N_{4} - N_{LFWD} - N_{LBK})$ Good  $N'_5 = 2(N_{LBK} + N_5)$  $...$  N'<sub>5</sub> words with samples under threshold

In some cases the number of data to be discarded can be smaller than  $N_{\text{LBK}}$  and  $N_{\text{LFWD}}$ :

**1)** If the algorithm works in positive logic, and  $N_1 \leq N_{LBK} < N_3$ ;  $N_{LFWD} = 0$ ;

![](_page_31_Picture_0.jpeg)

![](_page_31_Figure_3.jpeg)

![](_page_31_Figure_4.jpeg)

![](_page_31_Figure_5.jpeg)

then the readout event is:  $N'_1 + N'_2 + N'_4 + 5$  (control words) + 1 (size) Good  $N'_1 + N'_2 = 2(N_1 + N_2)$ ...  $N'_1$  +  $N'_2$  words with samples over threshold Skip  $N'_3$  = 2( $N_3$  -  $N_{LBK}$ ) Good  $N'_4$  = 2( $N_{LBK}$  +  $N_4$ ) ... N'<sub>4</sub> words with samples over threshold Skip  $N'_5$  =  $2N_5$ 

**2)** If the algorithm works in positive logic, and  $N_{LRK} = 0$  ;  $N_5 \leq N_{LFWD} < N_3$ ;

then the readout event is:  $N'_2$  +  $N'_4$  + $N'_5$  + 5 (control words) + 1 (size) Skip  $N'_1 = 2N_1$ Good  $N'_2 = 2(N_2 + N_{LFWD})$ ... N'<sub>2</sub> words with samples over threshold Skip  $N'_3 = 2(N_3 - N_{LFWD})$ Good  $N'_4$  +  $N'_5$  ( $N'_5$  = 2N<sub>5</sub>...) ...  $N'_4$  +  $N'_5$  words with samples over threshold

**3)** If the algorithm works in positive logic, and  $N_{LBK} = 0$ ;  $N_3 \leq N_{LFWD} < N_5$ ;

then the readout event is:  $N'_2$  + 3 (control words) + 1 (size) Skip  $N'_1$  =  $2N_1$ Good  $N'_2 = 2(N_2 + N_3 + N_4 + N_{LFWD})$  $\ldots$  N'<sub>2</sub> words with samples over threshold Skip  $N'_5$  = 2( $N_5$  -  $N_{LFWD}$ )

**4)** If the algorithm works in positive logic, and  $N_3 \leq N_{LBK} < N_1$ ;  $N_{LFWD} = 0$ ;

![](_page_32_Picture_0.jpeg)

![](_page_32_Figure_4.jpeg)

Fig. 3.16: Example with positive logic and overlapping N<sub>LBK</sub>

then the readout event is:  $N'_2 + N'_4 + 4$  (control words) + 1 (size) Skip  $N'_1$  = 2( $N_1$  -  $N_{LBK}$ ) Good  $N'_2 = 2(N_{\text{LBK}} + N_2)$  $\ldots$  N'<sub>2</sub> words with samples over threshold Good  $N'_4$  = 2( $N_3$  +  $N_4$ ) ... N'<sub>4</sub> words with samples over threshold Skip  $N' = 2N_5$ N.B: In this case there are two subsequent "GOOD" intervals. **5)** If the algorithm works in positive logic, and  $0 < N_{LBK} < N_1$ ;  $N_{LFWD} < N_5$ ;  $N_{LBK}$  +  $N_{LFWD}$   $\geq N_3$ .

then the readout event is:  $N'_2$  +  $N'_4$  + 4 (control words) + 1 (size) Skip  $N'_1 = 2(N_1 - N_{LBK})$ Good  $N'_2 = 2(N_{LBK} + N_2 + N_{LFWD})$ ... N'<sub>2</sub> words with samples over threshold Good  $N'_4$  = 2( $N_3$  -  $N_{LFWD}$ ) + 2 $N_4$  + 2 $N_{LFWD}$ ... N'4 words with samples over threshold Skip  $N'_{5}=2(N_{5} - N_{LFWD})$ N.B: In this case there are two subsequent "GOOD" intervals.

These examples are reported with positive logic; the compression algorithm is the same also working in negative logic.

### **3.5. Trigger management**

All the channels in a board share the same trigger: this means that all the channels store an event at the same time and in the same way (same number of samples and same position with respect to the trigger); several trigger sources are available.

![](_page_33_Picture_0.jpeg)

![](_page_33_Figure_4.jpeg)

![](_page_33_Figure_5.jpeg)

### *3.5.1. External trigger*

External trigger can be NIM/TTL signal on LEMO front panel connector, 50 Ohm impedance. The external trigger is synchronised with the internal clock (see  $\S$  3.2.3); if External trigger is not synchronised with the internal clock, a one clock period jitter occurs.

### *3.5.2. Software trigger*

Software trigger are generated via VME bus (write access in the relevant register, see § 4.20).

### *3.5.3. Local channel auto-trigger*

Each channel can generate a local trigger as the digitised signal exceeds the Vth threshold (ramping up or down, depending on VME settings), and remains under or over threshold for Nth "4/5 samples groups" (depending on selected storage mode, see § 3.3.4) at least (Nth is programmable via VME). The Vth digital threshold, the edge type, and the minimum number Nth of [4/5 samples] are programmable via VME register accesses, see § 4.3 and § 4.6; actually local trigger is delayed of Nth [4/5 samples] with respect to the input signal.

N.B.: the local trigger signal does not start directly the event acquisition on the relevant channel; such signal is propagated to the central logic which produces the global trigger, which is distributed to all channels (see § 3.5.4).

![](_page_34_Picture_0.jpeg)

![](_page_34_Figure_1.jpeg)

**Fig. 3.18: Local trigger generation** 

#### **3.5.3.1. Trigger coincidence level**

It is possible to set the minimum number of channels that must be over threshold, beyond the triggering channel, in order to actually generate the local trigger signal. If, for example, Trigger Source Enable Mask (see § 4.21) bits[7:0]=FF (all channels enabled) and Local trigger coincidence level = 1 (bits [26:24]), whenever an enabled channel exceeds the threshold, the trigger will be generated only if at least another channel is over threshold at that moment. Local trigger coincidence level must be smaller than the number of channels enabled via bit[7:0] mask. The following figure shows examples with Local trigger coincidence level = 1 and = 0.

![](_page_35_Picture_0.jpeg)

![](_page_35_Figure_1.jpeg)

![](_page_35_Figure_4.jpeg)

**Fig. 3.19: Local trigger relationship with Coincidence level** 

### *3.5.4. Trigger distribution*

The OR of all the enabled trigger sources, after being synchronised with the internal clock, becomes the global trigger of the board and is fed in parallel to all the channels, which store an event.

A Trigger Out is also generated on the relevant front panel TRG\_OUT connector (NIM or TTL), and allows to extend the trigger signal to other boards.

For example, in order to start the acquisition on all the channels in the crate, as one of the channels ramps over threshold, the Local Trigger must be enabled as Trigger Out, the Trigger Out must then be fed to a Fan Out unit; the obtained signal has to be fed to the External Trigger Input of all the boards in the crate (including the board which generated the Trigger Out signal).

### **3.6. Front Panel I/Os**

The V1720 is provided with 16 programmable general purpose LVDS I/O signals. Signals can be programmed via VME (see § 4.24 and § 4.25). Default configuration is:

![](_page_35_Picture_126.jpeg)

![](_page_35_Picture_127.jpeg)

![](_page_36_Picture_0.jpeg)

![](_page_36_Picture_144.jpeg)

### **3.7. Analog Monitor**

The board houses a 12bit (100MHz) DAC with  $0\ni 1$  V dynamics on a 50 Ohm load (see Fig. 1.1), whose input is controlled by the ROC FPGA and the signal output (driving 50 Ohm) is available on the MON/Σ output connector. MON output of more boards can be summed by an external Linear Fan In.

This output is delivered by a 12 bit DAC.

The DAC control logic implements four operating modes:

- Trigger Majority Mode ( Monitor Mode = 0)
- Test Mode (Monitor Mode = 1)
- Buffer Occupancy Mode (Monitor Mode = 3)
- Voltage Level Mode (Monitor Mode = 4)

Operating mode is selected via Monitor Mode register (see § 4.31); Monitor Mode = 2 is reserved for future implementation.

### *3.7.1. Trigger Majority Mode (Monitor Mode = 0)*

It is possible to generate a Majority signal with the DAC: a voltage signal whose amplitude is proportional to the number of channels under/over (see  $\S$  4.12) threshold (1 step = 125mV); this allows, via an external discriminator, to produce a global trigger signal, as the number of triggering channels has exceeded a particular threshold.

![](_page_37_Picture_0.jpeg)

![](_page_37_Figure_1.jpeg)

**Fig. 3.20: Majority logic (2 channels over threshold; bit[6] of Ch. Config. Register =0)** 

In this mode the MON output provides a signal whose amplitude is proportional to the number of channels over the trigger threshold. The amplitude step  $(= +1)$  channel over threshold) is 125mV.

#### *3.7.2. Test Mode (Monitor Mode = 1)*

In this mode the MON output provides a sawtooth signal with 1 V amplitude and 30.518 Hz frequency.

#### *3.7.3. Buffer Occupancy Mode (Monitor Mode = 3)*

In this mode, MON out provides a voltage value proportional to the number of buffers filled with events; step: 1 buffer =  $0.976$  mV...

This mode allows to test the readout efficiency: in fact if the average event readout throughput is as fast as trigger rate, then MON out value remains constant; otherwise if MON out value grows in time, this means that readout rate is slower than trigger rate.

#### *3.7.4. Voltage Level Mode (Monitor Mode = 4)*

In this mode, MON out provides a voltage value programmable via the 'N' parameter written in the SET MONITOR DAC register, with: Vmon = 1/4096\*N (Volt).

![](_page_38_Picture_0.jpeg)

### **3.8. Test pattern generator**

The FPGA AMC can emulate the ADC and write into memory a ramp (0, 1, 2, 3,…FF, FF, FE.., 0) for test purposes. It can be enabled via Channel Configuration register, see § 4.12.

### **3.9. Reset, Clear and Default Configuration**

### *3.9.1. Global Reset*

Global Reset is performed at Power ON of the module or via a VME RESET (SYS\_RES), see § 4.42. It allows to clear the data off the Output Buffer, the event counter and performs a FPGAs global reset, which restores the FPGAs to the default configuration. It initialises all counters to their initial state and clears all detected error conditions.

### *3.9.2. Memory Reset*

The Memory Reset clears the data off the Output Buffer. The Memory Reset can be forwarded via either a write access to Software Clear Register (see § 4.43) or with a pulse sent to the front panel Memory Clear input (see § 3.6).

#### *3.9.3. Timer Reset*

The Timer Reset allows to initialize the timer which allows to tag an event. The Timer Reset can be forwarded with a pulse sent to Trigger Time Tag Reset input (see § 3.6).

### **3.10. VMEBus interface**

The module is provided with a fully compliant VME64/VME64X interface (see § 1.1), whose main features are:

- − EUROCARD 9U Format
- J1/P1 and J2/P2 with either 160 pins (5 rows) or 96 (3 rows) connectors
- − A24, A32 and CR-CSR address modes
- − D32, BLT/MBLT, 2eVME, 2eSST data modes
- − MCST write capability
- − CBLT data transfers
- − RORA interrupter
- − Configuration ROM

#### *3.10.1. Addressing capabilities*

#### **3.10.1.1. Base address**

The module works in A24/A32 mode. The Base Address of the module can be fixed through four rotary switches (see § 2.6) and is written into a word of 24 or 32 bit. The Base Address can be selected in the range:

 $0x000000 \leftarrow \leftarrow \leftarrow 0xFF0000 \qquad 424 \text{ mode}$ 

![](_page_39_Picture_0.jpeg)

![](_page_39_Figure_3.jpeg)

![](_page_39_Figure_4.jpeg)

#### **Fig. 3.21: A24 addressing**

![](_page_39_Figure_6.jpeg)

**Fig. 3.22: A32 addressing** 

The Base Address of the module is selected through four rotary switches (see § 2.6), then it is validated only with either a Power ON cycle or a System Reset (see § 3.8).

#### **3.10.1.2. CR/CSR address**

GEO address is picked up from relevant backplane lines and written onto bit 23..19 of CR/CSR space, indicating the slot number in the crate; the recognised Address Modifier for this cycle is 2F. *This feature is implemented only on versions with 160pin connectors*.

![](_page_39_Figure_11.jpeg)

**Fig. 3.23: CR/CSR addressing** 

#### **3.10.1.3. Address relocation**

Relocation Address register (see § 4.37) allows to set via software the board Base Address (valid values  $\neq 0$ ). Such register allows to overwrite the rotary switches settings; its setting is enabled via VME Control Register (see § 4.29). The used addresses are:

![](_page_39_Figure_15.jpeg)

**Fig. 3.24: Software relocation of base address** 

![](_page_40_Picture_0.jpeg)

### **3.11. Data transfer capabilities**

The board supports D32 single data readout, Block Transfer BLT32 and MBLT64, 2eVME and 2eSST cycles. Sustained readout rate is up to 60 MB/s with MBLT64, up to 100 MB/s with 2eVME and up to 160 MB/s with 2eSST.

### **3.12. Events readout**

#### *3.12.1. Sequential readout*

The events, once written in the SRAMs (Memory Event Buffers), become available for readout via VME. During the memory readout, the board can continue to store more events (independently from the readout) on the free buffers. The acquisition process is therefore "deadtimeless", until the memory becomes full.

Although the memories are SRAMs, VMEBus does not handle directly the addresses, but takes them from a FIFO. Therefore, data are read from the memories sequentially, according to the selected Readout Logic, from a memory space mapped on 4Kbytes (0x0000÷0x0FFC).

The events are readout sequentially and completely, starting from the Header of the first available event, followed by the Trigger Time Tag, the Event Counter and all the samples of the channels (from 0 to 7). Once an event is completed, the relevant memory buffer becomes free and ready to be written again (old data are lost). After the last word in an event, the first word (Header) of the subsequent event is readout. It is not possible to readout an event partially (see also § 3.3.4).

![](_page_41_Picture_0.jpeg)

#### **3.12.1.1. SINGLE D32**

This mode allows to readout a word per time, from the header (actually 4 words) of the first available event, followed by all the words until the end of the event, then the second event is transferred. The exact sequence of the transferred words is shown in § 3.3.4. We suggest, after the  $1<sup>st</sup>$  word is transferred, to check the Event Size information and then do as many D32 cycles as necessary (actually Event Size -1) in order to read completely the event.

#### **3.12.1.2. BLOCK TRANSFER D32/D64, 2eVME**

BLT32 allows, via a single channel access, to read N events in sequence, N is set via the BLT Event Number register (see § 4.40).

The event size depends on the Buffer Size Register setting (§ 4.15); namely:

 $[Event Size] = [8*(Block Size)] + [16 bytes]$ 

Then it is necessary to perform as many cycles as required in order to readout the programmed number of events.

We suggest to enable BERR signal during BLT32 cycles, in order to end the cycle avoiding filler readout. The last BLT32 cycle will not be completed, it will be ended by BERR after the #N event in memory is transferred (see example in the figure below).

![](_page_41_Figure_12.jpeg)

**Fig. 3.25: Example of BLT readout** 

Since some 64 bit CPU's cut off the last 32 bit word of a transferred block, if the number of words composing such block is odd, it is necessary to add a dummy word (which has then to be removed via software) in order to avoid data loss. This can be achieved by setting the ALIGN64 bit in the VME Control register (see § 4.29).

MBLT64 cycle is similar to the BLT32 cycle, except that the address and data lines are multiplexed to form 64 bit address and data buses.

The 2eVME allows to achieve higher transfer rates thanks to the requirement of only two edges of the two control signals (DS and DTACK) to complete a data cycle.

#### **3.12.1.3. CHAINED BLOCK TRANSFER D32/D64**

The V1720 allows to readout events from more daisy chained boards (Chained Block Transfer mode).

![](_page_42_Picture_0.jpeg)

The technique which handles the CBLT is based on the passing of a token between the boards; it is necessary toverify that the used VME crate supports such cycles.

Several contiguous boards, in order to be daisy chained, must be configured as "first", "intermediate" or "last" via MCST Base Address and Control Register (see § 4.36). A common Base Address is then defined via the same register; when a BLT cycle is executed at the address CBLT Base  $+$  0x0000  $\div$  0x0FFC, the "first" board starts to transfer its data, driving DTACK properly; once the transfer is completed, the token is passed to the second board via the IACKIN-IACKOUT lines of the crate, and so on until the "last" board, which completes the data transfer and asserts BERR (which has to be enabled): the Master then ends the cycle and the slave boards are rearmed for a new acquisition.

If the size of the BLT cycle is smaller than the events size, the board which has the token waits for another BLT cycle to begin (from the point where the previous cycle has ended).

#### *3.12.2. Random readout (to be implemented)*

Events can be readout partially (not necessarily starting from the first available) and are not erased from the memories, unless a command is performed. In order to perform the random readout it is necessary to execute an *Event Block Request* via VME.

Indicating the event to be read (page number = 12 bit datum), the offset of the first word to be read inside the event (12 bit datum) and the number of words to be read (size = 10 bit datum). At this point the data space can be read, starting from the header (which reports the required size, not the actual one, of the event), the Trigger Time Tag, the Event Counter and the part of the event required on the channel addressed in the Event Block Request.

After data readout, in order to perform a new random readout, it is necessary a new Event Block Request, otherwise Bus Error is signalled. In order to empty the buffers, it is necessary a write access to the Buffer Free register (see § 0): the datum written is the number of buffers in sequence to be emptied.

![](_page_42_Figure_11.jpeg)

![](_page_42_Figure_12.jpeg)

### **3.13. Optical Link**

The board houses a daisy chainable Optical Link able to transfer data at 80 MB/s, therefore it is possible to connect up to eight V1720 to a single Optical Link Controller: a standard PC equipped with the PCI card CAEN Mod. A2818.

![](_page_43_Picture_0.jpeg)

The A2818 is a 32-bit 33 MHz PCI card; the communication path uses optical fiber cables as physical transmission line (Mod. AY2705, AY2720, AI2705, AI2720).

AY2705 and AY2720 have a duplex connector on the A2818 side and two simplex connectors on the board side; the simplex connector with the black wrap is for the RX line (lower) and the one with the red wrap is for the TX (higher); see also  $\S$  2.4.5).

The Optical Link allows to perform VME read (Single data transfer and Block transfers) and write (Single data transfer) operations.

See also the web page: http://www.caen.it/nuclear/product.php?mod=A2818

The parameters for read/write accesses via optical link are the same used by VME cycles (Address Modifier, Base Address, data Width, etc); wrong parameter settings cause Bus Error.

VME Control Register bit 3 (see  $\S$  4.33) allows to enable the module to broadcast an interrupt request on the Optical Link; an 8 bit mask (see § 3.14.12 and § 3.14.13) allows to enable the corresponding A2818's to propagate the interrupt on the PCI bus as a request from the Optical Link is sensed.

VME and Optical Link accesses take place on independent paths and are handled by board internal controller, with VME having higher priority; anyway it is better to avoid accessing the board via VME and Optical Link simultaneously.

The following diagram shows how to connect V1720 modules to the Optical Link:

![](_page_43_Figure_11.jpeg)

![](_page_43_Figure_12.jpeg)

### **3.14. CAENVMELib library**

The Optical Link can be operated through the CAENVMELib library: a set of ANSI C functions which permits an user program the use and the configuration of the modules. The present description refers to CAENVMELib, available in the following formats:

- Win32 DLL (CAEN provides the CAENVMELib.lib stub for Microsoft Visual C++ 6.0)
- − Linux dynamic library

CAENVMELib is logically located between an application like the samples provided and the device driver.

![](_page_44_Picture_0.jpeg)

### *3.14.1. CAENVME\_Init*

#### Parameters:

![](_page_44_Picture_176.jpeg)

#### Returns:

An error code about the execution of the function.

#### Description:

 The function generates an opaque handle to identify the module attached to the PC. It must be specified only the module index (BdNum) because the link is PCI.

#### CAENVME\_API

CAENVME\_Init(CVBoardTypes BdType, short Link, short BdNum, long \*Handle);

### *3.14.2. CAENVME\_End*

Parameters:

[in] Handle: The handle that identifies the module.

Returns:

An error code about the execution of the function.

Description:

 Notifies the library about the end of work and free the allocated resources.

#### CAENVME\_API CAENVME\_End(long Handle);

### *3.14.3. CAENVME\_ReadCycle*

Parameters:

![](_page_44_Picture_177.jpeg)

#### Returns:

 An error code about the execution of the function. Description:

The function performs a single VME read cycle.

CAENVME\_API CAENVME\_ReadCycle(long Handle, unsigned long Address, void \*Data,

l

<sup>&</sup>lt;sup>4</sup> The Board base address set via rotary switches (see  $\S 2.6$ )

![](_page_45_Picture_0.jpeg)

CVAddressModifier AM, CVDataWidth DW);

### *3.14.4. CAENVME\_WriteCycle*

Parameters:

![](_page_45_Picture_175.jpeg)

Returns:

An error code about the execution of the function.

Description:

The function performs a single VME write cycle.

#### CAENVME\_API

CAENVME\_WriteCycle(long Handle, unsigned long Address, void \*Data, CVAddressModifier AM, CVDataWidth DW);

#### *3.14.5. CAENVME\_MultiRead*

Parameters:

![](_page_45_Picture_176.jpeg)

Returns:

 An array of error codes about the execution of the function. Description:

The function performs a sequence of VME read cycles.

CAENVME\_API

CAENVME\_MultiRead(long Handle, unsigned long Address, void \*Data, CVAddressModifier AM, CVDataWidth DW);

#### *3.14.6. CAENVME\_MultiWrite*

Parameters:

![](_page_45_Picture_177.jpeg)

[in] DW : An array of data widths.

Returns:

 An array of error codes about the execution of the function. Description:

The function performs a sequence of VME write cycles.

![](_page_46_Picture_0.jpeg)

CAENVME\_API

CAENVME\_ReadCycle(long Handle, unsigned long Address, void \*Data, CVAddressModifier AM, CVDataWidth DW);

### *3.14.7. CAENVME\_BLTReadCycle*

Parameters:

![](_page_46_Picture_189.jpeg)

Returns:

An error code about the execution of the function.

Description:

 The function performs a VME block transfer read cycle. It can be used to perform MBLT transfers using 64 bit data width.

#### CAENVME\_API

CAENVME\_BLTReadCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int Size, CVAddressModifier AM, CVDataWidth DW, int \*count);

#### *3.14.8. CAENVME\_FIFOBLTReadCycle*

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[out] Buffer : The data read from the VME bus.

[in] Size : The size of the transfer in bytes.

- [in] AM : The address modifier
- [in] DW : The data width.

[out] count : The number of bytes transferred.

Returns:

An error code about the execution of the function.

#### Description:

 The function performs a VME block transfer read cycle. It can be used to perform MBLT transfers using 64 bit data width. The Address is not incremented on the VMEBus during the cycle.

#### CAENVME\_API

CAENVME\_FIFOBLTReadCycle(int32\_t Handle, uint32\_t Address, void \*Buffer, int Size, CVAddressModifier AM, CVDataWidth DW, int \*count);

#### *3.14.9. CAENVME\_MBLTReadCycle*

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

![](_page_47_Picture_0.jpeg)

![](_page_47_Picture_193.jpeg)

Returns:

An error code about the execution of the function.

Description:

The function performs a VME multiplexed block transfer read cycle.

#### CAENVME\_API

CAENVME\_MBLTReadCycle(long Handle, unsigned long Address, unsigned char \*Buffer, int Size, CVAddressModifier AM, int \*count);

#### *3.14.10. CAENVME\_FIFOMBLTReadCycle*

Parameters:

[in] Handle : The handle that identifies the device.

[in] Address : The VME bus address.

[out] Buffer : The data read from the VME bus.

[in] Size : The size of the transfer in bytes.

[in] AM : The address modifier.

[out] count : The number of bytes transferred.

Returns:

An error code about the execution of the function.

Description:

 The function performs a VME multiplexed block transfer read cycle. The Address is not incremented on the VMEBus during the cycle.

CAENVME\_API

CAENVME\_FIFOMBLTReadCycle(int32\_t Handle, uint32\_t Address, void \*Buffer, int Size, CVAddressModifier AM, int \*count);

#### *3.14.11. CAENVME\_IRQCheck*

Parameters:

 [in] Handle : The handle that identifies the device. [out] Mask  $\qquad$  : A bit-mask<sup>5</sup> indicating the active IRQ lines

Returns:

An error code about the execution of the function.

#### Description:

The function returns a bit mask indicating the active IRQ lines.

CAENVME\_API CAENVME\_IRQCheck(long Handle, byte \*Mask);

l

 ${}^{5}$ Actually only bit 0 in the mask is meaningful

![](_page_48_Picture_0.jpeg)

#### *3.14.12. CAENVME\_IRQEnable*

#### Parameters:

[in] Handle : The handle that identifies the device.

[in] Mask : A bit-mask indicating the IRQ lines.

Returns:

An error code about the execution of the function.

Description:

The function enables the IRQ lines specified by Mask.

CAENVME\_API

CAENVME\_IRQEnable(long dev, unsigned long Mask);

#### *3.14.13. CAENVME\_IRQDisable*

Parameters:

[in] Handle : The handle that identifies the device.

 $\lceil$ in] Mask : A bit-mask indicating the IRQ lines.

Returns:

An error code about the execution of the function.

Description:

The function disables the IRQ lines specified by Mask.

CAENVME\_API

CAENVME\_IRQDisable(long dev, unsigned long Mask);

#### *3.14.14. CAENVME\_IRQWait*

Parameters:

- $\text{I}$  Handle  $\therefore$  The handle that identifies the device.
- [in] Mask : A bit-mask indicating the IRQ lines.
- [in] Timeout : Timeout in milliseconds.

Returns:

An error code about the execution of the function.

Description:

The function waits the IRQ lines specified by Mask until one of them raise or timeout expires.

CAENVME\_API

CAENVME\_IRQWait(long dev, unsigned long Mask, unsigned long Timeout)

![](_page_49_Picture_0.jpeg)

# **4. VME Interface**

The following sections will describe in detail the VME-accessible registers content.

### **4.1. Registers address map**

![](_page_49_Picture_191.jpeg)

#### **Table 4.1: Address Map for the Model V1720**

![](_page_50_Picture_0.jpeg)

![](_page_50_Picture_214.jpeg)

### **4.2. Configuration ROM (0xF000-0xF084; r)**

The following registers contain some module's information, they are D32 accessible (read only):

- **OUI**: manufacturer identifier (IEEE OUI)
- **Version:** purchased version
- **Board ID**: Board identifier
- **Revision:** hardware revision identifier
- **Serial MSB:** serial number (MSB)
- **Serial LSB**: serial number (LSB)

#### **Table 4.2: ROM Address Map for the Model V1720**

![](_page_50_Picture_215.jpeg)

![](_page_51_Picture_0.jpeg)

![](_page_51_Picture_204.jpeg)

These data are written into one Flash page; at Power ON the Flash content is loaded into the Configuration RAM, where it is available for readout.

### **4.3. Channel n ZS\_THRES (0x1n24; r/w)**

![](_page_51_Picture_205.jpeg)

### **4.4. Channel n ZS\_NSAMP (0x1n28; r/w)**

![](_page_51_Picture_206.jpeg)

### **4.5. Channel n Threshold (0x1n80; r/w)**

![](_page_51_Picture_207.jpeg)

Each channel can generate a local trigger as the digitised signal exceeds the Vth threshold, and remains under or over threshold for Nth [4 samples; 5 samples in Pack2.5

![](_page_52_Picture_0.jpeg)

**Bit Function** 

mode] at least; local trigger is delayed of Nth [4/5 samples] with respect to input signal. This register allows to set Vth (LSB=input range/12bit); see also § 3.5.3.

### **4.6. Channel n Over/Under Threshold (0x1n84; r/w)**

![](_page_52_Picture_167.jpeg)

### **4.7. Channel n Status (0x1n88; r)**

![](_page_52_Picture_168.jpeg)

### **4.8. Channel n AMC FPGA Firmware (0x1n8C; r)**

![](_page_52_Picture_169.jpeg)

Bits [31:16] contain the Revision date in Y/M/DD format.

Bits [15:0] contain the firmware revision number coded on 16 bit (X.Y format). Example: revision 1.3 of  $12<sup>th</sup>$  June 2007 is: 0x760C0103

### **4.9. Channel n Buffer Occupancy (0x1n94; r)**

**Bit Function** [10:0] Occupied buffers (0..1024)

### **4.10. Channel n DAC (0x1n98; r/w)**

![](_page_52_Picture_170.jpeg)

Bits [15:0] allow to define a DC offset to be added the input signal in the ±1V range, see also § 3.1.1. When Channel n Status bit 2 is set to 0, DC offset is updated (see § 4.7).

### **4.11. Channel n ADC Configuration (0x1n9C; r/w)**

![](_page_52_Picture_171.jpeg)

![](_page_53_Picture_0.jpeg)

This register allows to pilot the relevant ADC signals. See the LTC2242-12 - 12-Bit, 250Msps ADC data sheet for details.

### **4.12. Channel Configuration (0x8000; r/w)**

![](_page_53_Picture_197.jpeg)

This register allows to perform settings which apply to all channels.

It is possible to perform selective set/clear of the Channel Configuration register bits writing to 1 the corresponding set and clear bit at address 0x8004 (set) or 0x8008 (clear) see the following § 4.13 and 4.14. Default value is 0x10.

### **4.13. Channel Configuration Bit Set (0x8004; w)**

**Bit Function** [7:0] Bits set to 1 means that the corresponding bits in the Channel Configuration register are set to 1.

### **4.14. Channel Configuration Bit Clear (0x8008; w)**

![](_page_53_Picture_198.jpeg)

### **4.15. Buffer Organization (0x800C; r/w)**

![](_page_53_Picture_199.jpeg)

The BUFFER CODE allows to divide the available Output Buffer Memory into a certain number of blocks, according to the following table:

![](_page_53_Picture_200.jpeg)

![](_page_53_Picture_201.jpeg)

![](_page_54_Picture_0.jpeg)

![](_page_54_Picture_203.jpeg)

A write access to this register causes a Software Clear, see § 3.9. This register must not be written while acquisition is running.

### **4.16. Buffer Free (0x8010; r/w)**

**Bit Function** [11:0]  $\sqrt{N}$  = Frees the first N Output Buffer Memory Blocks, see § 4.15

### **4.17. Custom Size (0x8020; r/w)**

![](_page_54_Picture_204.jpeg)

This register must not be written while acquisition is running.

### **4.18. Acquisition Control (0x8100; r/w)**

![](_page_54_Picture_205.jpeg)

Bit [2] allows to Run and Stop data acquisition; when such bit is set to 1 the board enters Run mode and a Memory Reset (see § 3.9.2) is automatically performed. When bit [2] is reset to 0 the stored data are kept available for readout. In Stop Mode all triggers are neglected.

Bits [1:0] descritpion:

00 = REGISTER-CONTROLLED RUN MODE: multiboard synchronisation via S\_IN front panel signal

− RUN control: start/stop via set/clear of bit[2]

− GATE always active (Continuous Gate Mode)

01 = S-IN CONTROLLED RUN MODE: Multiboard synchronisation via S-IN front panel signal

− S-IN works both as SYNC and RUN\_START command

![](_page_55_Picture_0.jpeg)

- − GATE always active (Continuous Gate Mode)
- 10 = S-IN GATE MODE
- − Multiboard synchronisation is disabled
- − S-IN works as Gate signal set/clear of RUN/STOP bit
- 11 = MULTI-BOARD SYNC MODE
- − Used only for Multiboard synchronisation

### **4.19. Acquisition Status (0x8104; r)**

![](_page_55_Picture_221.jpeg)

### **4.20. Software Trigger (0x8108; w)**

**Bit Function** [31:0] A write access to this location generates a trigger via software

### **4.21. Trigger Source Enable Mask (0x810C; r/w)**

![](_page_55_Picture_222.jpeg)

![](_page_56_Picture_0.jpeg)

![](_page_56_Picture_207.jpeg)

This register bits[0,7] enable the channels to generate a local trigger as the digitised signal exceeds the Vth threshold (see § 3.5.3). Bit0 enables Ch0 to generate the trigger, bit1 enables Ch1 to generate the trigger and so on.

Bits [26:24] allows to set minimum number of channels that must be over threshold, beyond the triggering channel, in order to actually generate the local trigger signal; for example if bit[7:0]=FF (all channels enabled) and Local trigger coincidence level = 1, whenever one channel exceeds the threshold, the trigger will be generated only if at least another channel is over threshold at that moment. Local trigger coincidence level must be smaller than the number of channels enabled via bit[7:0] mask.

EXTERNAL TRIGGER ENABLE (bit30) enables the board to sense TRG-IN signals

SW TRIGGER ENABLE (bit 31) enables the board to sense software trigger (see § 4.20).

### **4.22. Front Panel Trigger Out Enable Mask (0x8110; r/w)**

![](_page_56_Picture_208.jpeg)

This register bits[0,7] enable the channels to generate a TRG OUT front panel signal as the digitised signal exceeds the Vth threshold (see § 3.5.3).

Bit0 enables Ch0 to generate the TRG\_OUT, bit1 enables Ch1 to generate the TRG\_OUT and so on.

EXTERNAL TRIGGER ENABLE (bit30) enables the board to generate the TRG\_OUT SW TRIGGER ENABLE (bit 31) enables the board to generate TRG\_OUT (see § 4.20).

![](_page_57_Picture_0.jpeg)

### **4.23. Post Trigger Setting (0x8114; r/w)**

![](_page_57_Picture_204.jpeg)

The register value sets the number of post trigger samples. The number of post trigger samples is :

Npost = PostTriggerValue\*4 + ConstantLatency; where:

Npost = number of post trigger samples.

PostTriggerValue = Content of this register.

ConstantLatency = constant number of samples added due to the latency associated to the trigger processing logic in the ROC FPGA; this value is constant, but the exact value may change between different firmware revisions.

### **4.24. Front Panel I/O Data (0x8118; r/w)**

**Bit Function** [15:0] Front Panel I/O Data

Allows to Readout the logic level of LVDS I/Os and set the logic level of LVDS Outputs.

### **4.25. Front Panel I/O Control (0x811C; r/w)**

![](_page_57_Picture_205.jpeg)

Bits [5:2] are meaningful for General Purpose I/O use only

### **4.26. Channel Enable Mask (0x8120; r/w)**

![](_page_57_Picture_206.jpeg)

![](_page_58_Picture_0.jpeg)

![](_page_58_Picture_130.jpeg)

![](_page_58_Picture_131.jpeg)

Enabled channels provide the samples which are stored into the events (and not erased). The mask cannot be changed while acquisition is running.

### **4.27. ROC FPGA Firmware Revision (0x8124; r)**

![](_page_58_Picture_132.jpeg)

Bits [31:16] contain the Revision date in Y/M/DD format.

Bits [15:0] contain the firmware revision number coded on 16 bit (X.Y format).

### **4.28. Event Stored (0x812C; r)**

**Bit Function** 

[31:0] This register contains the number of events currently stored in the  $\frac{[31:0]}{[21:0]}$ Output Buffer

This register value cannot exceed the maximum number of available buffers according to setting of buffer size register.

![](_page_59_Picture_0.jpeg)

### **4.29. Set Monitor DAC (0x8138; r/w)**

![](_page_59_Picture_182.jpeg)

### **4.30. Board Info (0x8140; r)**

![](_page_59_Picture_183.jpeg)

### **4.31. Monitor Mode (0x8144; r/w)**

![](_page_59_Picture_184.jpeg)

### **4.32. Event Size (0x814C; r)**

![](_page_59_Picture_185.jpeg)

### **4.33. VME Control (0xEF00; r/w)**

![](_page_59_Picture_186.jpeg)

Bit [7]: this setting is valid only for interrupts broadcasted on VMEbus; interrupts broadcasted on optical link feature RORA mode only.

In RORA mode, interrupt status can be removed by accessing VME Control register (see § 4.33) and disabling the active interrupt level.

In ROAK mode, interrupt status is automatically removed via an interrupt acknowledge cycle. Interrupt generation is restored by setting an Interrupt level > 0 via VME Control register.

![](_page_60_Picture_0.jpeg)

### **4.34. VME Status (0xEF04; r)**

![](_page_60_Picture_161.jpeg)

### **4.35. Board ID (0xEF08; r/w)**

![](_page_60_Picture_162.jpeg)

- − VME64X versions: this register can be accessed in read mode only and contains the GEO address of the module picked from the backplane connectors; when CBLT is performed, the GEO address will be contained in the EVENT HEADER Board ID field (see § 3.3.4).
- − Other versions: this register can be accessed both in read and write mode; it allows to write the correct GEO address (default setting = 0) of the module before CBLT operation. GEO address will be contained in the EVENT HEADER Board ID field)

### **4.36. MCST Base Address and Control (0xEF0C; r/w)**

![](_page_60_Picture_163.jpeg)

### **4.37. Relocation Address (0xEF10; r/w)**

![](_page_60_Picture_164.jpeg)

### **4.38. Interrupt Status ID (0xEF14; r/w)**

![](_page_60_Picture_165.jpeg)

![](_page_61_Picture_0.jpeg)

### **4.39. Interrupt Event Number (0xEF18; r/w)**

**Bit Function** [9:0] INTERRUPT EVENT NUMBER

If interrupts are enabled, the module generates a request whenever it has stored in memory a Number of events > INTERRUPT EVENT NUMBER

### **4.40. BLT Event Number (0xEF1C; r/w)**

![](_page_61_Picture_154.jpeg)

### **4.41. Scratch (0xEF20; r/w)**

**Bit Function** [31:0] Scratch (*to be used to write/read words for VME test purposes*)

### **4.42. Software Reset (0xEF24; w)**

**Bit Function** [31:0] | A write access to this location allows to perform a software reset

### **4.43. Software Clear (0xEF28; w)**

**Bit Function**  $[31:0]$  | A write access to this location clears all the memories

### **4.44. Flash Enable (0xEF2C; r/w)**

![](_page_61_Picture_155.jpeg)

This register is handled by the Firmware upgrade tool.

### **4.45. Flash Data (0xEF30; r/w)**

![](_page_61_Picture_156.jpeg)

### **4.46. Configuration Reload (0xEF34; w)**

![](_page_61_Picture_157.jpeg)

![](_page_62_Picture_0.jpeg)

### **5. Installation**

- − The Mod. V1720 fits into all 6U VME crates.
- − VX1720 versions require VME64X compliant crates
- Turn the crate OFF before board insertion/removal
- Remove all cables connected to the front panel before board insertion/removal

![](_page_62_Picture_9.jpeg)

### **ALL CABLES MUST BE REMOVED FROM THE FRONT PANEL**

**BEFORE EXTRACTING THE BOARD FROM THE CRATE!** 

### **5.1. Power ON sequence**

To power ON the board follow this procedure:

- 1. insert the V1720 board into the crate
- 2. power up the crate

### **5.2. Power ON status**

At power ON the module is in the following status:

- the Output Buffer is cleared;
- registers are set to their default configuration (see  $\S$  4)

### **5.3. Firmware upgrade**

The board can store two firmware versions, called STD and BKP respectively; at Power On, a microcontroller reads the Flash Memory and programs the module with the firmware version selected via the JP2 jumper (see § 2.6), which can be placed either on the STD position (left), or in the BKP position (right). It is possible to upgrade the board firmware via VME, by writing the Flash; for this purpose, download the software package available at:

http://www.caen.it/nuclear/product.php?mod=V1720

The package includes the new firmware release file:

• v1720 revX.Y W.Z..rbf

and the V1720 firmware upgrade tool:

- CVUpgrade.exe (windows executable)
- CVUpgrade tool (source code and VC++ project)

For upgrading the firmware, utilizing CVUpgrade.exe, open a DOS shell, then launch

CVUpgrade FileName BaseAdd [image] [/fast] [/nover]

![](_page_63_Picture_0.jpeg)

where:

- **FileName** is the RBF file
- **BaseAdd** is the Base Address (Hex 32 bit) of the V1720
- **image** is '/standard' (default) or '/backup'
- **'/fast'** enables fast programming (MultiRead/Write with CAEN Bridge)'
- **'/nover**' disables programming check

**N.B.: it is strongly suggested to upgrade ONLY one of the stored firmware revisions (generally the STD one): if both revision are simultaneously updated, and a failure occurs, it will not be possible to upload the firmware via VME again!** 

#### *5.3.1. V1720 Upgrade files description*

The board hosts one FPGA on the mainboard and one FPGA for each of the eight channels. The channel FPGAs firmware is identical. A unique file is provided that will updated all the FPGA at the same time.

**ROC FPGA** MAINBOARD FPGA (Readout Controller + VME interface)

There is one FPGA Altera Cyclone EP1C20.

**AMC FPGA** CHANNEL FPGA (ADC readout/Memory Controller):

There is one FPGA Altera Cyclone EP1C4

All FPGAs can be upgraded via VMEBUS;

CVUpgrade utility program must be used for this purpose.

The programming file has the extension RBF and its name follows this general scheme:

v1720\_revX.Y\_W.Z.RBF

where:

- X.Y is the major/minor revision number of the mainboard FPGA
- W.Z is the major/minor revision number of the channel FPGA

WARNING: you can restore the previous FW revision in case there is a failure when you run the upgrading program. There is a jumper on the mainboard that allows to select the "backup" copy of the firmware. You must upgrade all the FPGAs and keep the revisions aligned; it is not guaranteed that the latest revision of one FPGA is compatible with an older revision.

#### **Upgrade examples:**

1) Upgrade to Rev 1.2(main FPGA)/Rev 0.2 (channel FPGA) of the standard page of the V1720:

CVUpgrade v1720\_rev1.2\_0.2.rbf 32100000 /standard

2) Upgrade to Rev 1.2(main FPGA)/Rev 0.2 (channel FPGA) of the backup page of the V1720:

CVUpgrade v1720\_rev1.2\_0.2.rbf 32100000 /backup

![](_page_64_Picture_0.jpeg)

3) Upgrade to Rev 1.2(main FPGA)/Rev 1.1 (channel FPGA) of the standard page of the V1720:

#### CVUpgrade v1720\_rev1.2\_1.1.rbf 32100000 /standard

The board can store two firmware versions, called STD and BKP respectively; at Power On, a microcontroller reads the Flash Memory and programs the module with the firmware version selected via the JP2 jumper (see § 2.6), which can be placed either on the STD position (left), or in the BKP position (right). It is possible to upgrade the board firmware via VME, by writing the Flash; for this purpose, download the software package available at:

http://www.caen.it/nuclear/product.php?mod=V1720

The package includes the new firmware release file:

• V1720\_rN\_revX.Y\_W.Z..rbf

and the V1720 firmware upgrade tool:

- CVUpgrade.exe (windows executable)
- CVUpgrade tool (source code and VC++ project)

For upgrading the firmware, utilizing CVUpgrade.exe, open a DOS shell, then launch

CVUpgrade FileName BaseAdd [image] [/fast] [/nover]

where:

- **FileName** is the RBF file
- **BaseAdd** is the Base Address (Hex 32 bit) of the V1720
- **image** is '/standard' (default) or '/backup'
- **'/fast'** enables fast programming (MultiRead/Write with CAEN Bridge)'
- **'/nover**' disables programming check

**N.B.: it is strongly suggested to upgrade ONLY one of the stored firmware revisions (generally the STD one): if both revision are simultaneously updated, and a failure occurs, it will not be possible to upload the firmware via VME again!**